首页> 外文会议>International Workshop on Design, Modeling, and Evaluation of Cyber Physical Systems >FPGA Based Big Data Accelerator Design in Teaching Computer Architecture and Organization
【24h】

FPGA Based Big Data Accelerator Design in Teaching Computer Architecture and Organization

机译:基于FPGA的大数据加速器设计在计算机架构和组织教学中

获取原文

摘要

In the past few years big data applications are becoming diverse and ubiquitous. There is a renewed interest in teaching senior level students to be professional in accelerator based computer architecture design and engineering. However, it poses a significant challenge to tutor the students with sufficient knowledge and practical skills in this area. In this paper, we propose a big data accelerator design project implemented on field-programmable gate array (FPGA) in teaching a computer architecture and organization course. The experimental system is carried out on a heterogeneous architecture using Xilinx Virtex 5 development boards. To achieve a modular accelerator implementation, several milestones are set to facilitate the on-time complete of the project. With the assistance of the FPGA-based experiment, most students have obtained a much more comprehensive understanding of the processor architecture and the accelerator design paradigm. Student feedback and survey illustrates the effectiveness and popularity of the FPGA-based project with milestones over simulation based experiments.
机译:在过去的几年里,大数据应用正在变得多元化和无处不在。在加速基于计算机架构设计和工程中,对高级学生进行专业的教学兴趣。但是,它对这一领域具有足够的知识和实践技能的学生导师构成了重大挑战。在本文中,我们提出了一个大数据加速器设计项目,在教学架构和组织课程教学中的现场可编程门阵列(FPGA)上实现。实验系统使用Xilinx Virtex 5开发板在异构架构上进行。为了实现模块化加速器实现,将设置有几个里程碑以促进项目的准时。在FPGA的实验的帮助下,大多数学生都获得了对处理器架构和加速器设计范式更全面的了解。学生反馈和调查说明了基于FPGA的项目的有效性和普及与模拟基于模拟的实验的里程碑。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号