首页> 外文会议>IEEE International Conference on Power Electronics, Intelligent Control and Energy Systems >FPGA based SHEPWM switching scheme for single phase cascaded H-bridge multi-level inverter
【24h】

FPGA based SHEPWM switching scheme for single phase cascaded H-bridge multi-level inverter

机译:基于FPGA的SHEPWM开关方案,用于单相级联H桥多级逆变器

获取原文

摘要

The aim of the present work is to develop and realize an appropriate switching scheme for different levels of multi-level inverter (MLI) with an intention to reduce the level of harmonics. Selective harmonic elimination pulse-width modulation (SHEPWM) switching scheme is implemented using field programmable gate array (FPGA) which is an effective digital controller for power electronic applications. FPGAs also provide extensive flexibility in change of bit-widths and parallel processing at instruction-level. The proposed switching scheme is tested with the developed experimental set-up consisting of a set of five H-bridge inverters containing twenty switches (for 11-level) that are switched using the pulses generated from FPGA. The experimental results for different levels of inverter with resistive load are reported along with the percentage total harmonic distortion (% THD) values and are compared with the theoretical calculation.
机译:本作本作的目的是开发和实现不同级别的多级逆变器(MLI)的适当转换方案,有意降低谐波的水平。选择性谐波消除脉冲宽度调制(SHEPWM)交换方案使用现场可编程门阵列(FPGA)实现,该栅极阵列(FPGA)是一种用于电力电子应用的有效数字控制器。 FPGA还提供广泛的灵活性,即在指令级别的钻头宽度和并行处理的变化。所提出的切换方案用开发的实验设置测试,该模型由包含二十个开关(11级)的一组五个H桥逆变器组成,该逆变器使用由FPGA产生的脉冲切换。报告了具有电阻载荷的不同水平逆变器的实验结果以及总谐波失真(%THD)值,与理论计算进行比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号