首页> 外文会议>Canadian Conference on Electrical and Computer Engineering >MAPPING MULTIPLE ALGORITHMS INTO A RECONFIGURABLE SYSTOLIC ARRAY
【24h】

MAPPING MULTIPLE ALGORITHMS INTO A RECONFIGURABLE SYSTOLIC ARRAY

机译:将多个算法映射到可重新配置的收缩系统数组中

获取原文

摘要

Systolic array is a well known VLSI architecture to achieve extensive parallel and pipelining computing. Many systolic designs have been reported. All are algorithm based, that is one design is only for solving one specific problem. In this paper, the special purpose systolic architecture has been extended into a reconfigurable one and a systematic design approach to mapping two or more algorithms into a single reconfigurable systolic array is presented. First multiple algorithms are mapped into a reconfigurable systolic array that is able to compute one algorithm at a time with proper control settings. Second the reconfigurable systolic array is extended by using time or space redundancy so that it can compute multiple algorithms simultaneously. In addition, the optimal mapping, which minimizes the total hardware cost and computation time, is explored and the necessary condition of the transformation for computing multiple problem instances is also proposed. According to this condition, the search space of finding the optimal mapping can be significantly reduced.
机译:脉动阵列是公知的VLSI结构实现广泛并行和流水线计算。已经报道了许多收缩设计。所有的算法都是基于,这是一个设计仅解决一个具体的问题。在本文中,所述专用收缩体系结构已被扩展成一个可重新配置的一个和一个系统的设计方法向两个或更多个算法映射到一个单一的可重新配置的脉动阵列被呈现。第一多个算法被映射到可重新配置的脉动阵列,其能够计算一个算法在具有适当控制设置的时间。第二可重构脉动阵列是通过使用时间或空间冗余,以便它可以同时计算多个算法延长。此外,最佳映射,这最小化总的硬件成本和计算时间,进行了探索和变换,用于计算多个问题实例的必要条件,还提出。根据该条件,寻求最优映射的搜索空间可以显著降低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号