首页> 外文会议>IEEE International Confernece on Computer Design >A Hierarchical Approach Towards System Level Static Timing Verification of SoCs
【24h】

A Hierarchical Approach Towards System Level Static Timing Verification of SoCs

机译:SOCS系统级静态定时验证的分层方法

获取原文

摘要

The high complexity and the core diversities make timing verification of an entire flattened SoC design a tedious process. In this paper, at first the various timing issues related to modular SoC verification have been investigated and then a bottom-up hierarchical approach of verifying the system level timing of an SoC, is presented. The timing abstractions of the cores are assumed to be provided by the core vendors. The interconnection delays of the SoC may be extracted from the SDF file generated after post layout simulation. The hierarchical approach provides a fast and systematic way of timing verification, as opposed to the flattened approach. Experiments were conducted on synthetic SoCs, using ISCAS benchmark circuits as cores. Results validate the claim of the proposed approach.
机译:高复杂性和核心多样性使得全时机验证整个扁平的SOC设计繁琐的过程。在本文中,首先已经研究了与模块化SOC验证相关的各种定时问题,然后呈现验证SOC的系统级定时的自下而上的分层方法。假设核心供应商提供核心的时序抽象。可以从布局模拟后生成的SDF文件中提取SOC的互连延迟。等级方法提供了快速和系统的定时验证方式,而不是扁平的方法。使用ISCAS基准电路作为核心的合成SoC进行实验。结果验证了拟议方法的索赔。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号