首页> 外文会议>IEEE International Confernece on Computer Design >A PLL Design based on a Standing Wave Resonant Oscillator
【24h】

A PLL Design based on a Standing Wave Resonant Oscillator

机译:基于站立波谐振振荡器的PLL设计

获取原文

摘要

In this paper, we present a new continuously variable high frequency standing wave oscillator, and demonstrate its use in generating the phase locked clock signal of a digital IC. The ring based standing wave resonant oscillator is implemented with a plurality of wires connected in a mobius configuration, with a cross coupled inverter pair connected across the wires. The oscillation frequency can be modulated by two means. Coarse modification is achieved by altering the number of wires in the ring that participate in the oscillation, by driving a digital word to a set of passgates which are connected to each wire in the ring. Fine tuning of the oscillation frequency is achieved by varying the body bias voltage of both the PMOS transistors in the cross coupled inverter pair which sustains the oscillations in the resonant ring. We nave validated our PLL design in a 90nm process technology. 3D parasitic RLCs for our oscillator simulations were extracted, with skin effect accounted for. Our PLL has been implemented to provide a frequency locking range from ~6GHz to ~9GHz, with a center frequency of 7.5GHz. The oscillator alone consumes about 25mW of power, and the complete PLL consumes a power of 28.5mW. The observed jitter of the PLL is 2.56%.
机译:在本文中,我们提出了一种新的连续可变高频驻波振荡器,并证明其用于产生数字IC的锁相时钟信号。基于环的驻波谐振振荡器用多个连接在Mobius配置中的电线实现,具有穿过导线的交叉耦合逆变器对。振荡频率可以通过两种方式调制。通过将数字单词驱动到一组通道,通过改变参与振荡的环中的导线的线路的线路的线路的线路的线路来实现粗变化。通过改变交叉耦合逆变器对中的两个PMOS晶体管的身体偏置电压来实现振荡频率的微调,该主体偏置电压维持谐振环中的振荡。我们拿到了90nm工艺技术中验证了我们的PLL设计。提取了我们振荡器模拟的3D寄生RLC,占据了皮肤效果。我们的PLL已实施,以提供频率锁定范围从〜6GHz到〜9GHz,中心频率为7.5GHz。仅振荡器消耗大约25MW的功率,并且完整的PLL消耗了28.5mW的功率。 PLL的观察到的抖动为2.56%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号