首页> 外文会议>Norchip Conference >A 20MS/s 11-bit Digital-to-Analog Converter Using a Combined Capacitor and Resistor Network
【24h】

A 20MS/s 11-bit Digital-to-Analog Converter Using a Combined Capacitor and Resistor Network

机译:使用组合电容器和电阻网络的20ms / S 11位数模转换器

获取原文

摘要

Within this work an 11-bit Digital-to-Analog Converter (DAC) with a combined capacitor and resistor network is presented. The proposed topology contains a series of resistors for the lower 6-bit and a binary-weighted capacitor network for the higher 5-bit. Due to this two-stage design approach, area is reduced by a factor of 12 compared to a simple binary-weighted network requiring 211 unit capacitors. In order to achieve both, high conversion rate plus 11-bit accuracy, additionally to the two-stage design, device matching is improved using a series of two capacitors instead of one for the basic cell. Thus the Differential Non Linearity (DNL) is reduced, as a factor of two in device matching is gained. For the output range of 2.5V to 3.7V a DNL≪0.8LSB, an Integral Non Linearity (INL) of 1.68LSB, and a conversion rate of 20MS/s are achieved at a power consumption of ~8mW at Vcc=5V. The DAC is realized in a 0.6??m BiCMOS process with an active area smaller by a factor of nine compared to the total chip size of 1600 ?? 915??m 2.
机译:在此工作中,提出了带组合电容和电阻网络的11位数模转换器(DAC)。所提出的拓扑包含一个串联电阻为低6位和用于较高5位的二进制加权电容器网络。由于这种两级设计方法,与需要2 11 单元电容器的简单二进制加权网络相比,区域减小了12倍。为了实现既有高转换率加11位精度,另外到两级设计,使用一系列两个电容器而不是一个用于基本单元的设备匹配。因此,降低了差分非线性(DNL),因为获得了设备匹配中的两个因子。对于2.5V至3.7V至3.7V的输出范围,DNL&0.8LSB,在V CC的功耗下,实现了1.68LSB的整体非线性(INL)和20ms / s的转换速率 = 5V。 DAC在0.6 ?? M BICMOS过程中实现,与总芯片尺寸为1600的总芯片尺寸,有效面积较小九倍。 915 ?? m 2

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号