首页> 外文会议>IEEE/IFIP International Symposium on Rapid System Prototyping >A Novel System-on-Chip Architecture for Efficient Image Processing
【24h】

A Novel System-on-Chip Architecture for Efficient Image Processing

机译:一种用于高效图像处理的新型片上架构

获取原文

摘要

Complex image processing algorithms, when implemented on chip, require a significant amount of memory. Communication between the processing elements of an image processing system consumes most of the bandwidth of the system bus. This paper presents a novel architecture for a system on chip targeting image processing applications. Main focus is placed on optimizing the communication overhead between the image processing elements. Evaluation of this architecture is made in a custom FPGA platform and in ASIC implementation.
机译:复杂图像处理算法,在芯片上实现时,需要大量的内存。图像处理系统的处理元件之间的通信消耗系统总线的大部分带宽。本文提出了一种用于芯片瞄准图像处理应用的系统的新架构。优化图像处理元件之间的通信开销。对该架构的评估是在自定义FPGA平台和ASIC实现中进行的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号