首页> 外文会议>International Conference on Very Large Scale Integration of System on Chip >Designing Routing and Message-Dependent Deadlock Free Networks on Chips
【24h】

Designing Routing and Message-Dependent Deadlock Free Networks on Chips

机译:在芯片上设计路由和消息依赖的致命阻止网络

获取原文

摘要

Networks on Chip (NoC) has emerged as the paradigm for designing scalable communication architecture for Systems on Chips (SoCs). Avoiding the conditions that can lead to deadlocks in the network is critical for using NoCs in real designs. Methods that can lead to deadlock-free operation with minimum power and area overhead are important for designing application-specific NoCs. The deadlocks that can occur in NoCs can be broadly categorized into two classes: routing-dependent deadlocks and message-dependent deadlocks. In this work, we present methods to design NoCs that avoid both types of deadlocks. The methods are integrated with the topology synthesis phase of the NoC design flow. We show that by considering the deadlock avoidance issue during topology synthesis, we can obtain a significantly better NoC design than traditional methods, where the deadlock avoidance issue is dealt with separately. Our experiments on several SoC benchmarks show that our proposed scheme provides large reduction in NoC power consumption (an average of 38.5%) and NoC area (an average of 30.7%) when compared to traditional approaches.
机译:芯片上的网络(NOC)被出现为用于设计芯片(SOC)的系统的可扩展通信架构的范例。避免可能导致网络中死锁的条件对于使用实际设计中的NOC至关重要。可以导致最小功率和面积开销导致无锁定操作的方法对于设计特定于应用的NOC来说是重要的。可以在NOC中发生的死锁可以大致分为两个类:路由依赖的死锁和消息依赖的死锁。在这项工作中,我们提供了设计NOCS的方法,避免两种类型的死锁。该方法与NoC设计流程的拓扑合成阶段集成。我们展示通过考虑拓扑综合期间的僵局避免问题,我们可以比传统方法获得明显更好的NOC设计,其中抵抗避免问题是单独处理的。我们对几个SOC基准的实验表明,与传统方法相比,我们的拟议计划在NoC电力消耗(平均为38.5%)和NOC地区(平均为30.7%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号