首页> 外文会议>Euromicro Conference on Digital System Design Architectures, Methods and Tools >Application Specific Programmable IP Core for Motion Estimation: Technology Comparison Targeting Efficient Embedded Co-Processing Units
【24h】

Application Specific Programmable IP Core for Motion Estimation: Technology Comparison Targeting Efficient Embedded Co-Processing Units

机译:用于运动估计的应用特定可编程IP核心:技术比较瞄准有效的嵌入式协处理单元

获取原文
获取外文期刊封面目录资料

摘要

The implementation of a recently proposed IP core of an efficient motion estimation co-processor is considered. Some significant functional improvements to the base architecture are proposed, as well as the presentation of a detailed description of the interfacing between the co-processor and the main processing unit of the video encoding system. Then, a performance analysis of two distinct implementations of this IP core is presented, considering two different target technologies: a high performance FPGA device, from the Xilinx Virtex-II Pro family, and an ASIC based implementation, using a 0.18um CMOS StdCell library. Experimental results have shown that the two alternative implementations have quite similar performance levels and allow the estimation of motion vectors in real-time.
机译:考虑了实现高效运动估计协处理器的最近提出的IP核心。提出了对基础架构的一些显着的功能改进,以及对视频编码系统的共处理器和主处理单元之间的接口的详细描述的呈现。然后,考虑两种不同的目标技术:来自Xilinx Virtex-II Pro系列的高性能FPGA设备,以及使用0.18um cmos stdcell库的Xilinx Virtex-II Pro系列的高性能FPGA设备,对该IP内核的两个不同实现的性能分析。 。实验结果表明,两种替代实施方式具有相似的性能水平并允许实时估计运动矢量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号