首页> 外文会议>International Symposium on System-on-Chip >Automated Instrumentation of FPGA-based Systems for System-level Transaction Monitoring
【24h】

Automated Instrumentation of FPGA-based Systems for System-level Transaction Monitoring

机译:基于FPGA的系统自动化系统级事务监控系统

获取原文

摘要

Modern FPGA-based systems are complex and difficult to verify. One approach to easing the verification problem and reducing perceived complexity is to use libraries of reusable functions. These reusable functions, known as intellectual property blocks, are commonly created as netlists or RTL components. Complex systems can be created from IP blocks by using high-level design environments. These tools define the types and semantics of component interfaces which permit systems to be debugged using system-level transaction monitoring. However, the insertion of on-chip monitoring circuitry is a manual process in FPGA design flows. In this paper we present an algorithm which exploits the high-level design environment to permit automatic instrumentation of designs. We demonstrate that the algorithm can harness existing HDL generation techniques and reduce the insertion and configuration effort required of the designer.
机译:现代基于FPGA的系统很复杂,难以验证。缓解验证问题并减少感知复杂性的一种方法是使用可重用功能的库。这些可重复使用的函数,称为知识属性块,通常创建为NetList或RTL组件。可以使用高级设计环境从IP块创建复杂系统。这些工具定义了组件接口的类型和语义,该组件接口允许使用系统级事务监控调试的系统。然而,片上监测电路的插入是FPGA设计流程中的手动过程。在本文中,我们提出了一种利用高级设计环境的算法,允许自动设计设计。我们证明该算法可以利用现有的HDL生成技术,并减少设计人员所需的插入和配置工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号