首页> 外文会议>IEEE International Conference on Computer Design >Using variable clocking to reduce leakage in synchronous circuits
【24h】

Using variable clocking to reduce leakage in synchronous circuits

机译:使用变量时钟减少同步电路中的泄漏

获取原文

摘要

There is a growing demand for high-performance, low-power systems, particularly in portable devices. New approaches to design are needed in technologies with feature sizes of 90 nm and below to reduce leakage power and to deal with process variations, which force designers to use increasingly conservative delay estimations. This paper presents a variable clock generator for a conventionally-designed synchronous circuit core. The clock frequency adjusts automatically to inter-and intra-chip process, voltage and temperature variations, making it possible to design the circuit assuming typical rather than worst-case conditions. The resulting circuit uses much fewer high-speed, low-voltage-threshold cells, and consequently has significantly reduced leakage power. Post-layout test results on a 32-bit microprocessor implemented in 90-nm technology showed 10X less leakage and 19% less dynamic power when operating under typical conditions, compared to a conventional, fixed-frequency implementation. The system is functional under all PVT corners.
机译:对高性能,低功耗系统的需求不断增长,特别是在便携式设备中。在具有90纳米的特征尺寸和下方的技术中需要新的设计方法,以减少泄漏功率并处理工艺变化,该工艺变化是强制设计人员使用越来越保守的延迟估计。本文介绍了一种用于传统设计的同步电路芯的可变时钟发生器。时钟频率自动调整到芯片间处理,电压和温度变化,使得可以设计典型而不是最坏情况条件的电路。得到的电路使用的高速,低压阈值电池更少,因此具有显着降低的泄漏功率。与传统的固定频率的实施相比,在90-NM技术中实现的32位微处理器上的32位微处理器上的32位微处理器显示出10倍,而在典型条件下运行时,动态功率降低了19%。系统在所有PVT角下的功能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号