首页> 外文会议>IEEE International Conference on Application-specific Systems, Architectures, and Processors >Design of a scalable network of communicating soft processors on FPGA
【24h】

Design of a scalable network of communicating soft processors on FPGA

机译:FPGA上传播软处理器可扩展网络的设计

获取原文

摘要

In this work we investigate the implementation of a general parallel architecture using platform FPGA. With the implementation of communicating multiple soft processors mapped over a hypercube topology, our objective is to determine platform FPGA and SoC design environment advantages and limits for scalable multiple processors conception. We investigate the effect of communication system in FPGA devices, experimenting with different designs decisions. We present some performance results with the illustration of a parallel sort algorithm.
机译:在这项工作中,我们使用平台FPGA调查一般并行架构的实现。随着在通过超立井拓扑上映射的传送多个软处理器的实现,我们的目标是确定平台FPGA和SOC设计环境的优点和限制,可扩展多个处理器的概念。我们研究了通信系统在FPGA器件中的影响,实验不同的设计决策。我们用并行排序算法的说明呈现一些性能结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号