首页> 外文会议>International Conference on Biometrics: Theory, Applications and Systemss >Proposed FPGA Hardware Architecture for High Frame Rate (>100 fps) Face Detection Using Feature Cascade Classifiers
【24h】

Proposed FPGA Hardware Architecture for High Frame Rate (>100 fps) Face Detection Using Feature Cascade Classifiers

机译:提出了用于高帧速率(> 100 FPS)面部检测的FPGA硬件架构,使用特征级联分类器

获取原文

摘要

Face detection is the first and most crucial step in any face recognition systems with applications to face tracking, recognition and automatic surveillance. AdaBoost based face detection training methods have been proposed for producing a rapidly fast detection implementation compared to other methods using the integral image for evaluating a series of weak classifiers very fast. Current software version implementations can achieve about 15-25 frames per second (fps) with a tunable compromise between detection accuracy and speed. In this paper, a novel hardware architecture design on FPGA based on AdaBoost face training and detection algorithm for detecting faces in high resolution images at high frame rates (>100 fps) is proposed. The proposed architecture can evaluate each sub-window in a single clock cycle, which is the fastest possible speed land is limited by the H/W clock running speed. Thus in this proposed approach, detection speed is independent from the number of weak classifiers implemented. The proposed architecture is verified on Xilinx Virtex-II Pro FPGA platform where experimental results show that the speed and memory outperform previous approaches in literature, achieving 143 fps for image size of 640 by 480 pixels using a single scan window. Parallelizing the scan window can lead to double/triple this speed and is dependent on the gate capacity of the FPGA.
机译:面部检测是任何面部识别系统中的第一个也是最重要的步骤,其应用于面对跟踪,识别和自动监测。已经提出了基于Adaboost基面检测训练方法,用于产生快速的检测实现,与其他方法相比,使用积分图像非常快速地评估一系列弱分类器。当前的软件版本实现可以在每秒(FPS)中实现约15-25帧(FPS),并在检测精度和速度之间进行可调折衷。本文提出了一种基于AdaBoost面部训练的FPGA硬件架构设计和用于检测高帧速率(> 100 fps)的高分辨率图像中的面部的检测算法。所提出的体系结构可以在单个时钟周期中评估每个子窗口,这是最快的速度土地受到H / W时钟运行速度的限制。因此,在这种提出的方​​法中,检测速度独立于实现的弱分类器的数量。在Xilinx Virtex-II Pro FPGA平台上验证了所提出的架构,其中实验结果表明,使用单个扫描窗口,速度和记忆胜过先前的文献方法,实现了640个像素的143 fps 640。并行化扫描窗口可以导致加倍/三倍此速度,并取决于FPGA的栅极容量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号