首页> 外文会议>IFIP World Computer Congress >Error Detection Techniques Applicable in an Architecture Framework and Design Methodology for Autonomic SoCs
【24h】

Error Detection Techniques Applicable in an Architecture Framework and Design Methodology for Autonomic SoCs

机译:错误检测技术适用于自主SOC的架构框架和设计方法

获取原文

摘要

This work-in-progress paper surveys error detection techniques for transient, timing, permanent and logical errors in system-on-chip (SoC) design and discusses their applicability in the design of monitors for our Autonomic SoC architecture framework. These monitors will be needed to deliver necessary signals to achieve fault-tolerance, self-healing and self-calibration in our Autonomic SoC architecture. The framework combines the monitors with a well-tailored design methodology that explores how the Autonomic SoC (ASoC) can cope with malfunctioning subcomponents.
机译:该过程中纸张调查了芯片(SOC)设计中瞬态,时序,永久性和逻辑误差的误差检测技术,并探讨了他们自主SoC架构框架监视器设计中的适用性。这些监视器将需要提供必要的信号,以实现自主SoC架构中的容错,自我修复和自校准。该框架将监视器与一个富裕的设计方法结合起来,探讨了自主SoC(ASOC)如何应对故障的子组件。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号