首页> 外文会议>Euromicro Symposium on Digital System Design Architectures, Methods and Tools >Comparison of GALS and Synchronous Architectures with MPEG-4 Video Encoder on Multiprocessor System-on-Chip FPGA
【24h】

Comparison of GALS and Synchronous Architectures with MPEG-4 Video Encoder on Multiprocessor System-on-Chip FPGA

机译:MPEG-4视频编码器对多处理器系统片上FPGA的MPEG-4视频编码器的比较

获取原文

摘要

In large System-on-Chip (SoC) architectures, balancing the clock network is increasingly difficult. Globally Asynchronous Locally Synchronous (GALS) removes the need for global clock net, and also provides efficient means for managing the complexity and re-use in large architectures. However, quantitative comparisons of GALS against similar synchronous structures are rare for full SoC architectures. In this paper, we compare our SoC GALS architectures to a synchronous architecture with a fully functional MPEG-4 video encoder on FPGA. The results show that the area and performance overhead of GALS is only 1%. That is negligible compared to the benefits of the GALS architecture such as multiple clock frequencies for Intellectual Property (IP) blocks and dynamic frequency/voltage scaling, clock tree removal, and re-usability. Our architecture does not require modifications to the IP blocks already used with synchronous architectures, providing an ideal solution for rapid switch to GALS architecture.
机译:在大量的片上系统(SOC)架构中,平衡时钟网络越来越困难。全局异步局部同步(GAL)消除了对全局时钟网络的需求,并且还提供了管理大型架构中复杂性并重新使用的有效手段。然而,对于完整的SOC架构,GALS对类似同步结构的定量比较很少。在本文中,我们将SoC GALS架构与FPGA上的功能全功能MPEG-4视频编码器进行了同步架构。结果表明,GALS的面积和性能开销仅为1%。与GALS架构(例如知识产权(IP)块的多个时钟频率(IP)块和动态频率/电压缩放,时钟树删除和重新使用的频率相比,这是可忽略的。我们的架构不需要修改已与同步体系结构一起使用的IP块,为GALS架构提供了快速切换的理想解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号