首页> 外文会议>NORCHIP Conference >An 8-bit 166nw 11.25 kS/s 0.18um two-Step-SAR ADC for RFID applications using novel DAC architecture
【24h】

An 8-bit 166nw 11.25 kS/s 0.18um two-Step-SAR ADC for RFID applications using novel DAC architecture

机译:使用新型DAC架构的RFID应用的8位166NW 11.25 ks / s 0.18um两步-SAR ADC

获取原文

摘要

SAR ADCs have been mostly used for moderate-speed, moderate-resolution applications that power consumption is one of the major concerns (e. g. RFID). Furthermore two-step ADCs are classified as high-speed, low to moderate-accuracy ADC. In this paper an ultra low power two-step-SAR ADC for RFID application is presented. Several techniques are used to further reduce the power consumption and relatively elevate the speed of the ADC. These techniques include a low power comparator with no static current and a dual-stage (Resistor-string / capacitive dividing) architecture as digital-to-analog converter (DAC). In this DAC architecture fine search will be performed by only two C and 15C capacitors which reduced the silicon area significantly. The circuit designed in 0.18um CMOS technology and simulations show that the 8-bit ADC, consumes almost 166nW at 11.25kS/s. The results show that the proposed ADC has higher speed with almost the same power consumption in comparison with its charge redistribution counterpart.
机译:SAR ADC主要用于适用于中等速度,适度的适度分辨率应用,该应用是功耗是主要问题之一(例如R.RFID)。此外,两步ADC被归类为高速,低至中等精度ADC。本文提出了一种用于RFID应用的超低功耗两步SAR ADC。若干技术用于进一步降低功耗并相对提升ADC的速度。这些技术包括低功率比较器,没有静态电流和双级(电阻串/电容分割)架构作为数字到模拟转换器(DAC)。在该DAC架构中,精细搜索将仅由两个C和15C电容器执行,该电容器显着降低了硅区域。在0.18um CMOS技术和模拟中设计的电路表明,8位ADC,在11.25KS / s下消耗近166NW。结果表明,拟议的ADC具有更高的速度,与其电荷再分布对应相比具有几乎相同的功耗。

著录项

  • 来源
    《NORCHIP Conference》|2010年||共4页
  • 会议地点
  • 作者

    {missing};

  • 作者单位
  • 会议组织
  • 原文格式 PDF
  • 正文语种
  • 中图分类 TN4-53;
  • 关键词

  • 入库时间 2022-08-21 04:16:44

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号