首页> 外文会议>IEEE VLSI Test Symposium >New Test Methodology for Resistive Open Defect Detection in Memory Address Decoders
【24h】

New Test Methodology for Resistive Open Defect Detection in Memory Address Decoders

机译:内存地址解码器中电阻打开缺陷检测的新测试方法

获取原文

摘要

Intra-gate resistive open defects not only cause sequential behaviour in CMOS memory address decoders, but also lead to delay behaviour. This paper evaluates the fault coverage of the resistive open defects in the memory address decoders. It shows that both the strong and the weak open defects are not completely covered by applying the well-known march tests and special test pattern sequences published in the literature. We demonstrate that the fault coverage is increased by varying the duty cycle of the internal clock of the address decoder. For the self-timed memories, we introduce a simple DFT technique to control the duty cycle of the internal clock which activates/deactivates the word lines. Using defect-oriented test, we also created a fault dictionary based on the defect location, transistor types, the terminal name and also the faulty behaviour. The fault dictionary in combination with the bit-map fail data will facilitate the localization of the open defects.
机译:栅极电阻开放缺陷不仅导致CMOS存储器地址解码器中的顺序行为,而且导致延迟行为。本文评估了内存地址解码器中电阻打开缺陷的故障覆盖。它表明,在文献中的众所周知的3月测试和特殊测试模式序列应用,强大和弱的开放缺陷并不完全涵盖。我们证明通过改变地址解码器的内部时钟的占空比来增加故障覆盖。对于自我定时的记忆,我们介绍了一个简单的DFT技术来控制内部时钟的占空比,该内部时钟激活/取消激活字线。使用面向缺陷的测试,我们还根据缺陷位置,晶体管类型,终端名称以及故障行为创建了一个故障字典。与位映射故障数据组合的故障字典将促进打开缺陷的本地化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号