首页> 外文会议>IEEE VLSI Test Symposium >Defect-Aware SOC Test Scheduling
【24h】

Defect-Aware SOC Test Scheduling

机译:缺陷感知SoC测试计划

获取原文

摘要

In this paper we address the test scheduling problem for system-on-chip designs. Different from previous approaches where it is assumed that all tests will be performed until completion, we consider the cases where the test process will be terminated as soon as a defect is detected. This is common practice in production test of chips. The proposed technique takes into account the probability of defect-detection by a test in order to schedule the tests so that the expected total test time will be minimized. We investigate different test bus structures, test scheduling strategies (sequential scheduling vs. concurrent scheduling), and test set assumptions (fixed test time vs. flexible test time). We have also made experiments to illustrate the efficiency of taking defect probability into account during test scheduling.
机译:在本文中,我们解决了芯片系统设计的测试调度问题。与之前的方法不同,假设将执行所有测试直到完成,我们考虑一旦检测到缺陷就会终止测试过程的情况。这是芯片生产试验中的常见做法。该提出的技术考虑了测试缺陷检测的概率,以便调度测试,以便最小化预期的总测试时间。我们调查了不同的测试总线结构,测试调度策略(顺序调度与并发调度)和测试集假设(固定测试时间与灵活测试时间)。我们还进行了实验,以说明在测试调度期间考虑到缺陷概率的效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号