首页> 外文会议>IEEE International On-Line Testing Symposium >A Hybrid Approach to the test of Cache Memory Controllers Embedded in SoCs
【24h】

A Hybrid Approach to the test of Cache Memory Controllers Embedded in SoCs

机译:嵌入SOC中的高速缓冲存储器控制器的混合方法

获取原文

摘要

Software-Based Self-Test (SBST) is increasingly used for testing processor cores embedded in SoCs, mainly because it allows at-speed, low-cost testing, while requiring limited (if any) hardware modifications to the original design. However, the method requires effective techniques for generating suitable test programs and for monitoring the results. In the case of processor core testing, a particularly complex module to test is the cache controller, due to its limited accessibility and observability. In this paper we propose a hybrid methodology that exploits an Infrastructure Intellectual Property (I-IP) to complement an SBST algorithm for testing the data and instruction cache controllers of embedded processors in SoCs. In particular, the I-IP may be programmed to monitor the system buses and generate the appropriate feedback about the correct result of the executed programs (in terms of obtained hit or miss operations). The effectiveness of the proposed methodology is evaluated resorting to a sample SoC design.
机译:基于软件的自检(SBST)越来越多地用于测试SOC中的测试处理器核心,主要是因为它允许速度,低成本测试,同时需要限制(如果有的话)硬件修改对原始设计。然而,该方法需要有效的技术来产生合适的测试程序和监视结果。在处理器核心测试的情况下,由于其有限的可访问性和可观察性,尤其复杂的模块是高速缓存控制器。在本文中,我们提出了一种混合方法,该方法利用基础设施知识产权(I-IP)来补充SBST算法,用于测试SOC中的嵌入式处理器的数据和指令缓存控制器。特别地,I-IP可以被编程为监视系统总线并生成关于执行程序的正确结果的适当反馈(就获得的命中或未命中操作而言)。提出的方法的有效性评估了一个样本SoC设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号