首页> 外文会议>International Congress on High Speed Photography and Photonics >Realization of a real time data flow acquisition and edge detection
【24h】

Realization of a real time data flow acquisition and edge detection

机译:实现实时数据流采集和边缘检测

获取原文

摘要

The new technologies that are CMOS sensors and most recent FPGA platform like the Xilinx Virtex-Ⅱ family allow the realization of totally digital active video sensors. On the other hand, the digital visual interface (hereinafter DVI) specification [1] provides a high-speed digital connection for visual data (T.M.D.S). These various technologies led us define a frame grabber - processing - display system based on three components: a CMOS sensor PB-MV13 of Photobit [2], a FPGA platform Virtex-Ⅱ from Xilinx [3] and a T.M.D.S transmitter SiI 160 of Silicon Image [4]. An advantage of this realization is the suppression of the various analogue-digital conversion stages generally used to digitize and restore the video stream. The reconfiguration of the FPGA platform is another advantage, which does not limit processing to a particular purpose and simplify the conception. Besides, an important constraint of this realization is the frame definition 1280x1024 (SXGA) and the rate of 60 images per second with a pixel frequency of 108 MHz.
机译:作为Xilinx Virtex-Ⅱ系列的CMOS传感器和最近最近FPGA平台的新技术允许实现完全数字有源视频传感器。另一方面,数字视觉界面(下文中DVI)规范[1]提供了用于视觉数据(T.M.D.S)的高速数字连接。这些各种技术LED我们定义了一种基于三个组件的帧抓斗 - 处理 - 显示系统:来自Xilinx [3]的FPGA平台Virtex-Ⅱ的CMOS传感器PB-MV13 [2],以及硅的TMDS发射器SII 160图像[4]。该实现的优点是抑制通常用于数字化和恢复视频流的各种模拟 - 数字转换阶段。 FPGA平台的重新配置是另一个优点,它不将处理限制为特定目的并简化概念。此外,该实现的重要约束是帧定义1280x1024(SXGA)和每秒60图像的速率,其像素频率为108MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号