首页> 外文会议>IEEE International Conference on Application-Specific Systems, Architectures, and Processors >A simple RISC microprocessor core designed for digital set-top-box applications
【24h】

A simple RISC microprocessor core designed for digital set-top-box applications

机译:简单的RISC微处理器核心设计用于数字机顶盒应用程序

获取原文

摘要

We propose the definition and evaluation of an instruction set designed and tuned for multimedia applications on a Digital Set-Top-Box. The proposed instruction set had its performance evaluated in software and hardware to obtain the best cost I benefit relationship referring to performance and silicon chip area. An instruction set was obtained enhancing the performance of iDCT algorithms to achieve the needs of real time MPEG-2 video decompression and to have an extra processing power available for future more complex algorithms (e.g., MPEG-4). A RISC basic core was modeled in VHDL and the defined instruction set was added into this core. in this way, the evaluations were made through out logical simulations by implementing over FPGAs, and the results of the added instructions over the algorithm performance were evaluated using high-level synthesis tools and infield tests.
机译:我们提出了在数字机顶盒上为多媒体应用设计和调整的指令集的定义和评估。该拟议的指令集在软件和硬件中进行了其性能,以获得最佳成本我有利于性能和硅芯片区域的受益关系。获得了增强IDCT算法的性能的指令集,以实现实时MPEG-2视频解压缩的需要,并且具有可用于将来更复杂的算法(例如,MPEG-4)的额外处理能力。 RISC基本核心在VHDL中建模,并将定义的指令集添加到此核心中。通过这种方式,通过通过FPGA实现逻辑模拟来评估评估,并使用高级合成工具和INFIELD测试评估算法性能上添加说明的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号