首页> 外文会议>Workshop on RTL and high level testing >A Wiring-Aware Approach to Minimizing Built-in Self-Test Overhead
【24h】

A Wiring-Aware Approach to Minimizing Built-in Self-Test Overhead

机译:最大限度地减少内置自测开销的接线感知方法

获取原文

摘要

This paper describes a built-in self-test hardware overhead minimization technique used during a BIST synthesis process. The technique inserts a minimal amount of BIST resources into a digital system to make it fully testable. The BIST resource insertion is guided by the results of symbolic testability analysis. It takes into consideration both BIST register cost and wiring overhead in order to obtain the minimal area designs. A Simulated Annealing algorithm is used to solve the overhead minimization problem. Experiments show that considering wiring area during BIST synthesis results in smaller final designs as compared to the cases when the wiring impact is ignored.
机译:本文介绍了在BIST合成过程中使用的内置自测硬件开销最小化技术。该技术将最少量的BIST资源插入数字系统中,以使其完全可测试。 BIST资源插入通过符号可测试性分析的结果指导。考虑到BIST寄存器成本和接线开销,以获得最小的区域设计。模拟退火算法用于解决开销最小化问题。实验表明,考虑在BIST合成期间的接线区域导致较小的最终设计,与忽略布线冲击时的情况相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号