首页> 外文会议>International symposium on multispectral image processing and pattern recognition >A VLSI ARCHITECTURE FOR LIFTING-BASED WAVELET TRANSFORM WITH POWER EFFICIENT
【24h】

A VLSI ARCHITECTURE FOR LIFTING-BASED WAVELET TRANSFORM WITH POWER EFFICIENT

机译:基于升降的小波变换的VLSI架构,功率效率

获取原文

摘要

In this paper, an efficient VLSI architecture for biorthogonal 9/7 wavelet transform by lifting scheme is presented. The proposed architecture has many advantages including, symmetrical forward and inverse wavelet transform as a result of adopting pipeline parallel technique, as well as area and power efficient because of the decrease in the amount of memory required together with the reduction in the number of read/write accesses on account of using embedded boundary data-extension technique. We have developed a behavioral Verilog HDL model of the proposed architecture, which simulation results match exactly that of the Matlab code simulations. The design has been synthesized into XILINX xcv50e-cs144-8, and the estimated frequency is 100MHz.
机译:本文提出了一种通过提升方案的用于双正交9/7小波变换的高效VLSI架构。所提出的架构具有许多优点,包括采用流水线并行技术,以及面积和功率效率,并且由于在读取/的数量减少的内存量减小而导致的区域和功率效率,因此具有对称的前向和逆小波变换。根据使用嵌入式边界数据扩展技术,写入访问。我们开发了一个拟议体系结构的行为Verilog HDL模型,该模拟结果与MATLAB代码模拟的仿真结果完全相同。该设计已被合成为Xilinx XCV50E-CS144-8,估计频率为100MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号