首页> 外文会议>Asian Test Symposium >Hierarchical fault simulation using behavioral and gate level hardware models
【24h】

Hierarchical fault simulation using behavioral and gate level hardware models

机译:使用行为和门级硬件模型进行分层故障仿真

获取原文

摘要

This paper presents a fault simulation environment that takes advantage of available models at the behavioral and gate levels of abstraction. The simulation takes place in VHDL and for fault simulation, special VHDL models are written that are capable of propagating circuit faults. Behavioral VHDL models propagate fault effects that appear on their input ports; in addition to this, gate level VHDL models are capable of injecting faults on their output lines. The fault simulation environment assumes existence of the gate level and behavioral models for every component, and uses the appropriate model depending on whether a fault belongs to it or another component. A wrapper simulation model that encloses both models of a component switches automatically between the models. The wrapper takes care of feedbacks in the sequential circuits by always selecting the gate level of a component for propagating its own faults. This environment fits well with the hardware description language settings in which pre-synthesis behavioral models, post-synthesis gate-level models and a mixed simulation environment are available. The paper shows a mathematical analysis illustrating performance improvement of this method over the traditional gate-level fault simulation.
机译:本文介绍了故障仿真环境,可利用抽象的行为和门级别的可用模型。仿真在VHDL中进行,对于故障仿真,写入特殊的VHDL型号,其能够传播电路故障。行为VHDL模型传播其输入端口上显示的故障效果;除此之外,门电平VHDL模型还能够在其输出线上注入故障。故障仿真环境假定每个组件的门级和行为模型的存在,并根据故障是否属于它或其他组件来使用适当的模型。包装模拟模型,其在模型之间自动包围组件的两个型号。包装器通过始终选择组件的门电平来照顾顺序电路中的反馈,以传播其自己的故障。此环境非常适合硬件描述语言设置,其中可提供综合行为模型,合成后栅极级模型和混合仿真环境。本文显示了一种数学分析,说明了在传统的门级故障模拟中对该方法的性能提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号