首页> 外文会议>Asian Test Symposium >Low power design and its testability
【24h】

Low power design and its testability

机译:低功耗设计及其可测试性

获取原文

摘要

In this paper, we propose a power reduction tool named PORT, which evaluates the power dissipation factor Φ by utilizing the transition probability, and which reduces Φ by utilizing sets of permissible functions. Experimental results show the usefulness of PORT. Next, we will consider on the testability of circuits transformed by PORT. The size of the test set generated by compact test set generator, the number of redundant faults and the number of paths are used as testability parameters for detecting stuck-at and delay faults. Experimental results show that the test size of the circuit transformed by PORT is smaller than or equal to that of original one, but transformations by PORT increase the number of paths.
机译:在本文中,我们提出了一种名为端口的功率降低工具,其通过利用过渡概率来评估功耗因子φ,并且通过利用允许的功能集减少φ。实验结果显示了港口的有用性。接下来,我们将考虑通过端口转换的电路的可测试性。由Compact Test Set Generator生成的测试集的大小,冗余故障的数量和路径数量用作检测陷入困境和延迟故障的可测试性参数。实验结果表明,端口变换的电路的测试尺寸小于或等于原始的电路,但是通过端口的转换增加了路径的数量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号