首页> 外文会议>World multiconference on systemics, cybernetics and informatics >Towards a Field Configurable non-homogeneous Multiprocessors Architecture
【24h】

Towards a Field Configurable non-homogeneous Multiprocessors Architecture

机译:朝向现场可配置的非同质多处理器架构

获取原文

摘要

Standard microprocessors are generally designed to deal efficiently with different types of tasks; their general purpose architecture can lead to misuse of resources, creating a large gap between the computational efficiency of microprocessors and custom silicon. The ever increasing complexity of Field Programmable Logic devices is driving the industry to look for innovative System on a Chip solutions; using programmable logic, the whole design can be tuned to the application requirements. In this paper, under the acronym MPOC (Multiprocessors On a Chip) we propose some applicable ideas on multiprocessing embedded configurable architectures, targeting System on a Programmable Chip (SOPC) cost-effective designs. Using heterogeneous medium or low performance soft-core processors instead of a single high performance processor, and some standardized communication schemes to link these multiple processors, the "best" core can be chosen for each subtask using a computational efficiency criteria, and therefore improving silicon usage. System-level design is also considered: models of tasks and links, parameterized soft-core processors, and the use of a standard HDL for system description can lead to automatic generation of the final design.
机译:标准微处理器通常设计成有效地处理不同类型的任务;它们的通用架构可以导致滥用资源,在微处理器和定制硅的计算效率之间产生巨大差距。现场可编程逻辑设备的复杂性越来越多的复杂性正在推动行业寻找芯片解决方案的创新系统;使用可编程逻辑,整个设计可以调整到应用程序要求。在本文中,在首字母缩略词MPOC(芯片上的多处理器)下,我们提出了一些关于多处理嵌入式可配置架构的适用思想,可编程芯片上的目标系统(SOPC)具有成本效益的设计。使用异构介质​​或低性能软芯处理器代替单个高性能处理器,以及一些标准化的通信方案来链接这些多个处理器,可以使用计算效率标准为每个子任务选择“最佳”核心,从而改善硅用法。系统级设计也考虑:任务和链接的模型,参数化软核处理器,以及使用标准HDL进行系统描述可以导致自动生成最终设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号