首页> 外文会议>International Parallel and Distributed Processing Symposium >Reliability-Conscious Process Scheduling under Performance Constraints in FPGA-Based Embedded Systems
【24h】

Reliability-Conscious Process Scheduling under Performance Constraints in FPGA-Based Embedded Systems

机译:基于FPGA的嵌入式系统性能约束下的可靠性有意识的过程调度

获取原文

摘要

This paper proposes, for the FPGA-based embedded systems, a reliability-aware process scheduling strategy that operates under performance bounds. A unique characteristic of the proposed approach is that it employs multiple implementations (also called versions) of a given process; each version differs from the other implementations (of the same process) from the viewpoint of reliability, performance, power, or area metrics. Our scheme, which can work under a base scheduler or independently, tries to use the most reliable version for each process, restricted only by the performance bound specified. We implemented this scheme and simulated it using a custom simulator.
机译:本文提出了对于基于FPGA的嵌入式系统,可以在性能范围内运行的可靠性感知过程调度策略。所提出的方法的独特特征是它采用了给定进程的多种实现(也称为版本);从可靠性,性能,功率或区域度量的观点来看,每个版本都与其他实现(相同的过程中的)不同。我们的计划,它可以在基础调度程序或独立下工作,尝试使用每个进程的最可靠的版本,仅受指定的性能绑定的限制。我们实现了此方案并使用自定义模拟器模拟它。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号