首页> 外文会议>International Workshop on Power and Timing Modeling, Optimization and Simulation >Architecture Extensions for Efficient Management of Scratch-Pad Memory
【24h】

Architecture Extensions for Efficient Management of Scratch-Pad Memory

机译:用于刮板存储器的高效管理的体系结构扩展

获取原文
获取外文期刊封面目录资料

摘要

Nowadays, many embedded processors include in their architecture on-chip static memories, so called scratch-pad memories (SPM). Compared to cache, these memories do not require complex control logic, thus resulting in increased efficiency both in silicon area and energy consumption. Last years, many papers have proposed algorithms to allocate memory segments in SPM in order to enhance its usage. However, very few care about the SPM architecture itself, to make it more controllable, more power efficient and faster. This paper proposes architecture extensions to automatically load code into the SPM whilst it is fetched for execution to reduce the SPM updating delays, which motivates a very dynamic use of the SPM. We test our proposal in a derivation of the Simplescalar simulator, with typical embedded benchmarks. The results show improvements, on average, of 30.6% in energy saving and 7.6% in performance compared to a system with cache.
机译:如今,许多嵌入式处理器包括在其架构上片上静态存储器,所以被称为刮板存储器(SPM)。与缓存相比,这些存储器不需要复杂的控制逻辑,从而导致硅面积和能量消耗中的效率提高。去年,许多论文都提出了SPM中的内存段来分配算法,以提高其使用情况。但是,对SPM架构本身非常少,使其更具可控,更高的功率效率和更快。本文提出了架构扩展,以自动将代码加载到SPM中,同时获取执行以执行以减少SPM更新延迟,这激励了SPM的非常动态的使用。我们在SimpleScalar模拟器的推导下测试我们的提议,具有典型的嵌入式基准。结果表明,与具有缓存的系统相比,平均水平的改善和7.6%的性能相比。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号