首页> 外文会议>International Conference on Field-Programmable Logic and Applications >An FPGA Based Scheduling Coprocessor for Dynamic Priority Scheduling in Hard Real-Time Systems
【24h】

An FPGA Based Scheduling Coprocessor for Dynamic Priority Scheduling in Hard Real-Time Systems

机译:基于FPGA的调度协处理器,用于硬实时系统中的动态优先级调度

获取原文

摘要

In this paper we present a scheduling coprocessor device for uniprocessor computer systems running a real-time operating system (RTOS). The coprocessor shortens the scheduling time of the operating system by performing dynamic priority computation for all tasks in parallel and making a task selection according to these priorities at a higher speed than a software solution would do. This paper starts with a survey of related work and gives a motivation for the development of the proposed coprocessor architecture. We describe the architecture of our deterministic scheduling coprocessor and an efficient FPGA implementation and give a performance evaluation
机译:在本文中,我们为运行实时操作系统(RTOS)的Uniprocessor计算机系统提供了一个调度协处理器设备。协处理器通过对所有任务的动态优先级计算并行执行动态优先级计算并根据这些优先级以更高的速度执行的任务选择,而不是软件解决方案。本文从相关工作的调查开始,为建议的协处理器架构的发展提供了动力。我们描述了我们确定的调度协处理器的架构和高效的FPGA实现并提供性能评估

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号