首页> 外文会议>International Conference on Field-Programmable Logic and Applications >EVALUATING DYNAMIC PARTIAL RECONFIGURATION IN THE INTEGER PIPELINE OF A FPGA-BASED OPENSOURCE PROCESSOR
【24h】

EVALUATING DYNAMIC PARTIAL RECONFIGURATION IN THE INTEGER PIPELINE OF A FPGA-BASED OPENSOURCE PROCESSOR

机译:评估基于FPGA的OpenSource处理器的整数流水线中的动态部分重新配置

获取原文

摘要

This work explores the potential of sharing different arithmetic hardware operators tightly coupled to the integer pipeline of the open-source LEON3 processor. The idea is to map these modules to the same silicon area saving power consumption and area utilisation. The same strategy can be used to extend the architecture of processors optimized for applications with specific energy constraints. The proposed platform serves as a guideline to illustrate gains obtained through partial reconfiguration that need to adapt to changing standards and protocols with a limited number of resources.
机译:这项工作探讨了共享不同算术硬件运算符的可能性紧密耦合到开源Leon3处理器的整数流水线。这个想法是将这些模块映射到相同的硅面积节省功耗和区域利用率。相同的策略可用于扩展针对具有特定能量约束的应用程序优化的处理器的架构。所提出的平台作为通过部分重新配置来说明通过需要适应具有有限资源数量的标准和协议而获得的增益的指导。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号