首页> 外文会议>International Test Conference >Functional verification of intellectual properties (IP): a simulation-based solution for an application-specific instruction-set processor
【24h】

Functional verification of intellectual properties (IP): a simulation-based solution for an application-specific instruction-set processor

机译:知识产权(IP)的功能验证:用于特定于应用程序的指令集处理器的基于模拟的解决方案

获取原文
获取外文期刊封面目录资料

摘要

Scalability and customization properties of IP modules demand for new approaches in functional verification. We present a novel simulation-based solution for an Application-Specific Instruction-set Processor (ASIP). Existing assembler codepreselected by IP-configurable constraints forms the verification data base (reference stimuli). A behavioral "golden model" of the IP is used to derive expected responses suitable for any possible configuration of the final ASIP (RTL) implementation.Cycle-based verification is performed by stimulating the RTL model with the assembled reference stimuli and by comparing the outputs (actual responses) against the expected responses. Primary input stimulation is accomplished by reading back interfacedata prior written to a memory (model) under control of the reference stimuli. The synchronization of the configuration-dependent actual responses to the non-cycle-related expected responses is achieved by a mechanism based on "interface-specific activity scheduling", which further more reduces the number of vectors efficiently, resulting in a significant simulation speed-up.
机译:IP模块对功能验证中新方法的可扩展性和定制属性。我们为应用程序特定的指令集处理器(ASIP)提供了一种基于模拟的解决方案。现有的汇编程序代码为IP可配置约束,形成验证数据库(参考刺激)。 IP的行为“金色模型”用于导出适用于最终ASIP(RTL)实施的任何可能配置的预期响应。通过使用组装参考刺激刺激RTL模型并通过比较输出来执行基于RTL模型的基于循环的验证。 (实际答复)对预期的反应。通过在参考刺激的控制下读取以前写入存储器(模型)的interfacedata来完成主要输入刺激。通过基于“界面特定活动调度”的机制来实现对非周期相关的预期响应的配置相关的实际响应的同步,这进一步更加减少了有效的向量的数量,从而产生了显着的模拟速度 - 向上。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号