首页> 外文会议>Asia Pacific Software Engineering Conference >Timing Verification of UML Activity Diagram Based Code Block Level Models for Real Time Multiprocessor System-on-Chip Applications
【24h】

Timing Verification of UML Activity Diagram Based Code Block Level Models for Real Time Multiprocessor System-on-Chip Applications

机译:基于UML活动图的基于UML活动图的时序验证了实时多处理器系统片上应用程序的代码块级模型

获取原文

摘要

The UML Activity Diagram language is the de facto language for behavioral modeling capable of block level modeling of real time multiprocessor SoC applications where timing behavior is a critical aspect. Although there are several tools for timing verification of logics with branching time semantics, there are no known model checkers for timing verification of logics with linear time semantics as needed for many verification tasks. This work deals with timing verification of UML Activity Diagram models of applications. We propose a subset of TPTL (Timed Propositional Temporal Logic) for specifying timing queries. We develop an automata based model checker for verifying such queries. We present a comparison of the proposed timing verification with the state of the art for random test-cases.
机译:UML活动图表语言是能够进行行为建模的事实语言,其能够块水平模型的实时多处理器SOC应用程序,其中定时行为是关键方面。虽然有几种用于在分支时间语义的逻辑时序验证逻辑的工具,但没有已知的模型检查器,用于根据需要为许多验证任务进行线性时间语义进行定时验证逻辑。这项工作处理了UML活动图应用程序的时序验证。我们提出了一种TPTL(定时命题时间逻辑)的子集,用于指定定时查询。我们开发了一种基于自动机的模型检查器,用于验证此类查询。我们对随机测试案例的最新技术进行了比较,以便进行随机测试案例。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号