首页> 外文会议>IEEE International Conference on ATM >FPGA implementation of a scalable shared buffer ATM switch
【24h】

FPGA implementation of a scalable shared buffer ATM switch

机译:FPGA实现可扩展的共享缓冲区ATM交换机

获取原文
获取外文期刊封面目录资料

摘要

This paper describes the architecture of a scalable shared buffer ATM switch and FPGA (field programmable gate array) implementation. The proposed ATM switch has a 2-D array of sub-memory blocks as a shared buffer. We can enlarge the buffer capacity by increasing the array size without any change of circuit. The prototype switch has been designed for a 4/spl times/4 ATM switch which has a shared buffer for 32 16-byte cells and implemented using FPGA to verify its function. The operating frequency of the designed test-bed is 40 MHz.
机译:本文介绍了可扩展共享缓冲区ATM交换机和FPGA(现场可编程门阵列)实现的架构。所提出的ATM交换机具有2-D阵列作为共享缓冲区的子存储块。我们可以通过增加阵列大小而无需任何电路来扩大缓冲容量。原型开关专为4 / SPL时间/ 4个ATM开关而设计,该开关具有32个16字节单元的共享缓冲区,并使用FPGA实现以验证其功能。设计的测试床的工作频率为40 MHz。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号