首页> 外文会议>VLSI Test Symposium >A new methodology for realistic open defect detection probability evaluation under process variations
【24h】

A new methodology for realistic open defect detection probability evaluation under process variations

机译:过程变化下的现实开放缺陷检测概率评估的一种新方法

获取原文

摘要

CMOS IC scaling has provided significant improvements in electronic circuit performance. Advances in test methodologies to deal with new failure mechanisms and nanometer issues are required. Interconnect opens are an important defect mechanism that requires detailed knowledge of its physical properties. In nanometer process, variability is predominant and considering only nominal value of parameters is not realistic. In this work, a model for computing a realistic coverage of via open defect that takes into account the process variability is proposed. Correlation between parameters of the affected gates is considered. Furthermore, spatial correlation of the parameters for those gates tied to the defective floating node can also influence the detectability of the defect. The proposed methodology is implemented in a software tool to determine the probability of detection of via opens for some ISCAS benchmark circuits. The proposed detection probability evaluation together with a test methodology to generate favorable logic conditions at the coupling lines can allow a better test quality leading to higher product reliability.
机译:CMOS IC缩放提供了显着的电子电路性能的改进。需要对处理新的失败机制和纳米问题进行测试方法的进步。互连打开是一个重要的缺陷机制​​,需要详细了解其物理性质。在纳米工艺中,可变性是主要的,并且考虑只有参数的标称值并不逼真。在这项工作中,提出了一种用于计算通过考虑过程变异性的通过开放缺陷的现实覆盖的模型。考虑受影响门的参数之间的相关性。此外,与缺陷浮动节点相关的那些栅极的参数的空间相关性也可以影响缺陷的可检测性。该提出的方法是在软件工具中实现的,以确定对某些ISCAS基准电路的通过打开的检测概率。所提出的检测概率评估与测试方法一起产生以在耦合线处产生有利的逻辑条件,可以允许更好的测试质量导致产品可靠性更高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号