首页> 外文会议>International Conference on ASIC >Design and research of 8-bit Multiplier designed by maximum delay-difference stream-line processing
【24h】

Design and research of 8-bit Multiplier designed by maximum delay-difference stream-line processing

机译:通过最大延迟差分流线处理设计的8位倍增器的设计与研究

获取原文

摘要

An 8-bit Multiplier about the critical technology in parallel manipulating and high-performance processing was designed and manufactured in our laboratory. The suitable logic units and conversion were designed to decrease the disadvantageous effects of CMOS circuits effectively and raise circuit speed. Redundant inverter logic was used to adjust the length of the logic chains. The circuit was disunited into parts according to wafer structure and the characteristic of circuits. The logic simulation and post layout simulation were adapted to adjust the delay of logic chains.
机译:关于并行操纵和高性能处理中的关键技术的8位乘数是在我们的实验室设计和制造的。设计合适的逻辑单元和转换,以减小CMOS电路的不利影响,并提高电路速度。冗余逆变器逻辑用于调整逻辑链的长度。根据晶片结构和电路特性,电路被传入部分。逻辑仿真和后布局模拟适用于调整逻辑链的延迟。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号