首页> 外文会议>International conference on HF radio systems and techniques >A novel digital chirp generator using a dual clock field programmable gate array architecture
【24h】

A novel digital chirp generator using a dual clock field programmable gate array architecture

机译:一种新型数字啁啾发电机,使用双时钟场可编程门阵列架构

获取原文

摘要

The use of digital frequency synthesizers (FSs) to generate chirp signals is discussed. Digital generation methods include: (a) waveform synthesis by memory devices/digital processing devices, and (b) direct digital frequency synthesis (DDFS). The DDFS is usually programmed by either a counter or a frequency accumulator (FA). The digitally generated chirp signal has a stepped frequency vs time characteristic which results in unwanted sidebands. Their level can be kept below the noise level of the synthesizer by a proper choice of the frequency step size and its update rate. However, due to the digital nature of the DDFS, the tendency has become to use synthesizers with very fine frequency resolution and a frequency update rate equal to the operating speed of the synthesizer. To cover the HF frequency band, this requires the use of either ECL logic or GaAs logic which consume more power than conventional TTL or fast CMOS and are more difficult to construct. In addition, FSs with very fine frequency resolution require a large size FA. Expressions for the sideband levels of the generated/demodulated signals are given. The increased complexity of the programmer does not result in improved performance. A new architecture which uses a double accumulator and a dual clock is proposed. This enables the use of TTL or CMOS logic for the FA which reduces the power consumption/noise. Also, the duration of the sweep signal can be controlled independently of the output frequency. A prototype dual clock chirp generator using on gate arrays is presented.
机译:讨论了使用数字频率合成器(FSS)来生成啁啾信号。数字生成方法包括:(a)通过存储器设备/数字处理设备的波形合成,以及(b)直接数字频率合成(DDF)。 DDFS通常由计数器或累计累加器(FA)编程。数字生成的啁啾信号具有阶梯式频率与时间特性,其导致不需要的边带。它们的水平可以通过正确选择频率步长及其更新速率来保持在合成器的噪声水平。然而,由于DDF的数字性质,趋势已经成为使用具有非常细频率分辨率的合成器和等于合成器的操作速度的频率更新速率。为了覆盖HF频段,这需要使用ECL逻辑或GAAS逻辑,该逻辑或GaAs逻辑消耗比传统TTL或快速CMO更多的功率,并且更难以构造。此外,具有非常细频率分辨率的FSS需要大尺寸的FA。给出了生成/解调信号的边带电平的表达式。程序员的复杂性增加不会导致性能提高。提出了一种使用双蓄电池和双时钟的新架构。这使得能够为FA的TTL或CMOS逻辑用于减少功耗/噪声的FA。而且,扫描信号的持续时间可以独立于输出频率来控制。提出了使用在栅极阵列上的原型双钟啁啾发生器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号