首页> 外文会议>Annual IEEE international conference on wafer scale integration >An architectural approach for increasing clock frequency and communication speed in monolithic-WSI systems
【24h】

An architectural approach for increasing clock frequency and communication speed in monolithic-WSI systems

机译:一种增加单片机 - WSI系统时钟频率和通信速度的架构方法

获取原文

摘要

Based on special pipelining techniques, a new methodology for increasing the clock frequency and communication speed in monolithic-WSI systems is proposed. Spice simulations show that the clock frequency on wafer scale systems implemented using a 1.2 micron CMOS technology can be operated well above 140 MHz, which is approximatively five times the maximum frequency of current systems. It is also shown that pipelining principles can be applied to communication links. That particular strategy allows to speedup communication transfers on 5 cm interconnection wires, such as those running across a wafer, by a factor between two and ten, as compared to the case in which no pipelining is used.
机译:基于特殊流水线技术,提出了一种提高单片WSI系统中的时钟频率和通信速度的新方法。 Spice仿真表明,使用1.2微米CMOS技术实现的晶片刻度系统上的时钟频率可以高于140 MHz,这是电流系统最大频率的近似值的五倍。还表明,流水线原理可以应用于通信链路。该特定策略允许加速在5cm互连线上的通信转移,例如在晶片上运行的那些,与不使用流水线的情况相比,在两个和十个之间的因子之间的因子。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号