【24h】

A high speed superscalar PA-RISC processor

机译:高速超级Superscalar PA-RISC处理器

获取原文

摘要

A novel processor implementing Hewlett-Packard's PA-RISC 1.1 (precision architecture-reduced instruction set computer) has been designed. A single chip implemented in a 0.8- mu m three-level metal CMOS technology includes the integer processor and a floating point coprocessor. The design operates at 100 MHz and is the first superscalar PA-RISC design. The processor cache is a large configurable memory implemented with industry standard SRAMs (static RAMs). High performance is achieved by high-frequency operation and a variety of techniques used to reduce the average number of cycles per instruction.
机译:设计了一种实施Hewlett-Packard的PA-RISC 1.1(精确架构减少指令集计算机)的新型处理器。在0.8-mu m三级金属CMOS技术中实现的单个芯片包括整数处理器和浮点协处理器。该设计以100 MHz运行,是第一种超卡PA-RISC设计。处理器缓存是用行业标准SRAM(静态RAM)实现的大型可配置内存。通过高频操作和各种技术实现高性能,用于降低每个指令的平均周期数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号