首页> 外文会议>IEEE VLSI Test Symposium >Algorithms for the design verification of bipolar array chips
【24h】

Algorithms for the design verification of bipolar array chips

机译:双极阵列芯片设计验证的算法

获取原文

摘要

A new methodology is used for the design verification of bipolar array chips. Here the authors apply analog methods to verify the logic function of the chip's basic circuits or macromodels and the noise margins. They also check for reliability by computing the current density at each device contact stud. The logic paths are implicitly verified. Several algorithms are used as building blocks in an implementation program. This includes a recursive scheduling algorithm, a Gray algorithm and an algorithm to treat differential pairs. A nonlinear Gauss-Seidel method for decoupling and solving a nonlinear set of algebraic equations is described.
机译:一种新的方法用于双极阵列芯片的设计验证。这里的作者应用模拟方法来验证芯片的基本电路或宏观码的逻辑功能以及噪声边距。它们还通过计算每个设备的电流密度来检查可靠性。隐式验证逻辑路径。在实现程序中使用了几种算法作为构建块。这包括递归调度算法,灰色算法和治疗差分对的算法。描述了一种用于去耦和求解非线性等式代数方程的非线性高斯 - Seidel方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号