首页> 外文会议>Asia and South Pacific Design Automation Conference >ATLaS: Automatic Detection of Timing-based Information Leakage Flows for SystemC HLS Designs
【24h】

ATLaS: Automatic Detection of Timing-based Information Leakage Flows for SystemC HLS Designs

机译:Atlas:自动检测SystemC HLS设计的基于时序的信息泄漏流

获取原文

摘要

In order to meet the time-to-market constraint, High-level Synthesis (HLS) is being increasingly adopted by the semiconductor industry. HLS designs, which can be automatically translated into the Register Transfer Level (RTL), are typically written in SystemC at the Electronic System Level (ESL). Timing-based information leakage and its countermeasures, while well-known at RTL and below, have not been yet considered for HLS. The paper makes a contribution to this emerging research area by proposing ATLaS, a novel timing-based information leakage flows detection approach for SystemC HLS designs. The efficiency of our approach in identifying timing channels for SystemC HLS designs is demonstrated on two security-critical architectures which are shared interconnect and crypto core.
机译:为了满足上市时间的限制,半导体工业越来越多地采用高级合成(HLS)。 HLS设计可以自动转换为寄存器传输级别(RTL),通常在电子系统级别(ESL)中用SystemC编写。基于时序的信息泄漏及其对策,而RTL及以下众所周知,尚未考虑HLS。本文通过提出图表对该新兴研究区进行了贡献,这是一种基于新的基于时序的信息泄漏流动检测方法,用于SystemC HLS设计。在两个安全关键架构上展示了我们在识别SystemC HLS设计的时序通道中的方法的效率。分享互连和加密核心。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号