首页> 外文会议>IEEE Asia-Pacific Conference on Circuits and Systems >A Spur-Free Low-Complexity Hybrid Nested Bus-Splitting/SP-MASH Digital Delta-Sigma Modulator
【24h】

A Spur-Free Low-Complexity Hybrid Nested Bus-Splitting/SP-MASH Digital Delta-Sigma Modulator

机译:一种无纺的低复杂性混合嵌套总线分裂/ SP-Mash数字Δ-Sigma调制器

获取原文

摘要

Digital Delta-Sigma Modulators (DDSMs) are widely used in integrated circuits for wireless communications, particularly in fractional-N frequency synthesizers and oversampled digital-to-analog converters (DACs). A large bus-width is often required to have fine frequency resolution especially in 5G, which causes a high hardware complexity. A nested bus-splitting DDSM has advantages of potential speed and compact area over the conventional DDSMs, and hence reduces hardware complexity thanks to its smaller bus width. However, this architecture still suffers from spurious tones, especially in the case of constant or periodic inputs. In this work, an SP-MASH architecture has been embedded into a nested bus-splitting DDSM to overcome the spur problem. The synthesis result by Synopsys Design Compiler using TSMC 28 nm CMOS standard cell shows that the advantage of hardware cost was preserved while the spur-free performance was achieved by this hybrid scheme. Its function and effectiveness was also successfully verified with Xilinx Virtex UltraScale+ field-programmable-gate-array (FPGA).
机译:数字Δ-Sigma调制器(DDSMS)广泛用于无线通信的集成电路,特别是在分数-N频率合成器中和过采样的数模转换器(DAC)。大型总线宽度通常需要具有精细频率分辨率,特别是在5G中,这导致硬件复杂性高。嵌套的总线分离DDSM在传统的DDSM上具有潜在的速度和紧凑区域的优点,因此由于其较小的总线宽度而降低了硬件复杂性。然而,这种架构仍然存在虚假音调,特别是在恒定或周期性输入的情况下。在这项工作中,SP-Mash架构已嵌入到嵌套的总线分离DDSM中以克服刺激问题。 Synopsys使用TSMC 28 NM CMOS标准单元设计编译器的合成结果表明,通过该混合方案实现了无齿性性能的同时保留了硬件成本的优势。它的功能和有效性也用Xilinx Virtex UltraScale +现场可编程门阵列(FPGA)成功验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号