首页> 外文会议>Pacific Rim International Symposium on Dependable Computing >Built-in Self-Repair Techniques for Heterogeneous Memory Cores
【24h】

Built-in Self-Repair Techniques for Heterogeneous Memory Cores

机译:用于异构内存核心的内置自修复技术

获取原文

摘要

In this paper, BISR (built-in self-repair) techniques for heterogeneous multiple memory cores with divided redundancy mechanism are proposed. Redundant memories are partitioned into row blocks and column blocks and shared among all memory cores in the same memory group. Therefore, unlike the traditional redundancy mechanism, a row (column) block is used as the basic replacement element. Based on the proposed divided redundancy mechanism, a heuristic heterogeneous extended spare pivoting (HESP) redundancy analysis algorithm suitable for built-in implementation is also proposed. Experimental results show that repair rates can be improved significantly due to the efficient usage of redundancy. Moreover, the area overhead of the BISR circuitry for an example with four memory instances is only 1.12%.
机译:在本文中,提出了具有分开冗余机制的异构多存储器核的BISR(内置自修复)技术。冗余存储器被划分为行块和列块,并在同一内存组中的所有内存核中共享。因此,与传统的冗余机制不同,一行(列)块用作基本替换元素。基于所提出的划分冗余机制,还提出了一种适用于内置实施的启发式异构扩展备件(HESP)冗余分析算法。实验结果表明,由于冗余的有效使用,可以显着提高维修率。此外,具有四个存储器实例的示例的BISR电路的面积开销仅为1.12%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号