首页> 外文会议>IEEE International Conference on Trust, Security and Privacy in Computing and Communications >A Power Model Combined of Architectural Level and Gate Level for Multicore Processors
【24h】

A Power Model Combined of Architectural Level and Gate Level for Multicore Processors

机译:多核处理器的架构级和门级的电力模型

获取原文

摘要

Low power consumption is becoming a critical factor for multicore processors. As the multicore processor design complexity increases, power estimation for multicore processors has gained more importance. This paper presents a new power model combined of architectural level and gate level for multicore processors. The model maps the multicore processors to a combination of building blocks, and estimates the gate-level power of these blocks using parameterized RTL. Then, the power numbers are made in the form of look-up tables, and integrated in architecture simulators. The experiments show that for peak power estimation, an excellent accuracy has been reached and simulation performance is greatly improved compared to the gate level.
机译:低功耗正成为多核处理器的关键因素。随着多核处理器设计复杂性的增加,多核处理器的功率估计增加了更多的重要性。本文介绍了多核处理器的建筑级和门电平的新电源模型。该模型将多核处理器映射到构建块的组合,并使用参数化RTL估计这些块的门级功率。然后,功率编号以查找表的形式进行,并集成在架构模拟器中。实验表明,对于峰值功率估计,已经达到了优异的精度,与栅极电平相比,仿真性能大大提高。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号