首页> 外文会议>IEEE International Solid- State Circuits Conference >8.7 A 112Gb/s ADC-DSP-Based PAM-4 Transceiver for Long-Reach Applications with >40dB Channel Loss in 7nm FinFET
【24h】

8.7 A 112Gb/s ADC-DSP-Based PAM-4 Transceiver for Long-Reach Applications with >40dB Channel Loss in 7nm FinFET

机译:8.7基于112GB / s ADC-DSP的PAM-4收发器,用于长达7NM FINFET中的> 40dB通道损耗

获取原文

摘要

Driven by the proliferation of rich media services and a drastic increase of data availability, the demand for high-speed data transfer in the data center continues to grow at greater than 26 percent year-over-year [1]. This urges the imminent solution of top-of-rack switches in hyperscale networks with faster I/O interfaces to simultaneously support both low power and high throughput. Supporting the substantial bandwidth increase has driven the development of new electrical and optical interconnect standards which enable 100Gb/s per channel including IEEE 802.3ck and CEI-112G with PAM-4 modulation in conjunction with forward error correction (FEC) [2]. For long-reach applications, a transceiver architecture with >40dB channel equalization is critical due to the extra 8-10dB package insertion loss. To resolve those bottlenecks, this work presents an ADC-DSP based PAM-4 transceiver capable of equalizing >41.5dB lossy channels and achieving 112Gb/s per channel and 896Gb/s overall retimer throughput in 7nm FinFET.
机译:受富媒体服务的扩散和数据可用性的激烈增加的推动,数据中心的高速数据传输的需求持续增长超过26%,[1]。这促请了迫在眉睫的架子交换机在高度I / O接口中的迫在眉睫的开关,同时支持低功耗和高吞吐量。支持大量带宽增加推动了新的电气和光学互连标准的开发,该标准使得每种通道包括IEEE 802.3CK和CEI-112G,与前向纠错(FEC)结合使用PAM-4调制[2]。对于长达攻击应用,由于额外的8-10dB封装插入损耗,具有> 40dB通道均衡的收发器架构是至关重要的。要解决这些瓶颈,这项工作提供了一种基于ADC-DSP的PAM-4收发器,能够均衡> 41.5dB损耗通道,并在7nm FinFET中实现112GB / s的每个通道和896GB / s的总重试剂吞吐量。

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号