首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >Quantified Suboptimality of VLSI Layout Heuristics
【24h】

Quantified Suboptimality of VLSI Layout Heuristics

机译:VLSI布局启发式算法的量化次优性

获取原文

摘要

We show how to quantify the suboptimality of heuristic algorithms for NP-hard problems arising in VLSI layout. Our approach is based on the notion of constructing new scaled instances from an initial problem instance. From the given problem instance, we essentially construct doubled, tripled, etc. instances which have optimum solution costs at most twice, three times, etc. that of the original instance. By executing the heuristic on these scaled instances, and then comparing the growth of solution cost with the growth of instance size, we can measure the scaling suboptimality of the heuristic. We give experimentally determined scaling behavior of several placement and partitioning heuristics; these results suggest that siginificant improvement remains possible over current state-of-the-art methods.
机译:我们展示了如何量化启发式算法的子内容,以便在VLSI布局中产生的NP硬问题。我们的方法基于从初始问题实例构建新缩放实例的概念。从给定的问题实例中,我们基本上构造了一倍,三倍等实例,最佳的解决方案成本最佳,是原始实例的两次,三次等。通过在这些缩放的实例上执行启发式,然后通过实例规模的增长进行比较解决方案成本的增长,我们可以测量启发式的缩放子优相。我们提供了几种放置和分区启发式的实验确定的缩放行为;这些结果表明,随着目前的最先进的方法,Siginificant的改善仍然可能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号