首页> 外文会议>IEEE Symposium on VLSI Technology >Electromigration Effects in Power Grids Characterized Using an On-Chip Test Structure with Poly Heaters and Voltage Tapping Points
【24h】

Electromigration Effects in Power Grids Characterized Using an On-Chip Test Structure with Poly Heaters and Voltage Tapping Points

机译:使用带有多加热器和电压分接点的片上测试结构表征的电网中的电迁移效应

获取原文

摘要

A 65nm test chip to study electromigration (EM) effects in power grids was taped-out and tested. A 9×9 grid was implemented using M3 and M4 metal layers which was stressed under constant current and constant voltage modes. On-chip poly heaters were employed to raise the die temperature to 350°C without damaging the chip package. A bank of transmission gates based on IO transistors were used to tap out the M3 and M4 voltages at each intersection point of the power grid. Using the test structure, we could observe for the first time, subtle behaviors of EM such as mechanical stress dependent failure locations and self-healing due to redundant current paths.
机译:研究出了用于测试电网中电迁移(EM)效果的65nm测试芯片。使用M3和M4金属层实现了9×9栅格,该栅格在恒定电流和恒定电压模式下受到应力。采用片上多晶硅加热器将芯片温度提高到350°C,而不会损坏芯片封装。使用基于IO晶体管的一组传输门在电网的每个交叉点抽出M3和M4电压。使用测试结构,我们可以首次观察到EM的细微行为,例如与机械应力有关的故障位置以及由于冗余电流路径而引起的自愈。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号