首页> 外文会议>Conference on Design of Circuits and Integrated Systems >Evaluation of an HEVC hardware IME module using a SoC platform
【24h】

Evaluation of an HEVC hardware IME module using a SoC platform

机译:使用SoC平台评估HEVC硬件IME模块

获取原文

摘要

In the HEVC standard, motion estimation is one of the most complex task of the video encoder, requiring a great percentage of the encoding time mainly due to (a) a large set of Coding Tree Unit partitioning modes, (b) the presence of multiple reference frames, and (c) the varying size of Coding Units in comparison with its predecessor H264/AVC. In addition, HEVC adopts Variable Block Size Motion Estimation to obtain advanced coding efficiency. In this work, we evaluate a hardware IME design when applied to an System-On-Chip platform. In this evaluation we will measure the impact on the Rate/Distortion performance when applying different CTU sizes and reference search areas. Furthermore, we will evaluate the effect of the DMA transfers required in the computational performance. This architecture has been synthesized and implemented on the Xilinx SoC, Zynq-7 Mini-ITX Motherboard XC7Z100 (xc7z100ffg900-2). We have evaluated our hardware IME design using different CTU size configurations, search area sizes and DMA burst sizes in order to determine the maximum speed gain respect to the HEVC reference software. Results show that (a) the overall encoding time could be reduced by 588 times, being the DMA transfer the bottleneck of our design; (b) Rate/Distortion performance has no significant variations when using different CTU and search area configurations; (c) the encoding delay will strongly depend on the size of both CTU and search area sizes.
机译:在HEVC标准中,运动估计是视频编码器最复杂的任务之一,需要很大比例的编码时间,主要是由于(a)大量的编码树单元划分模式集,(b)存在多个参考帧,以及(c)与之前的H264 / AVC相比,编码单元的大小有所变化。另外,HEVC采用可变块大小运动估计来获得高级编码效率。在这项工作中,我们评估了将硬件IME设计应用于片上系统平台时的设计。在此评估中,我们将测量在应用不同的CTU大小和参考搜索区域时对速率/失真性能的影响。此外,我们将评估计算性能所需的DMA传输的影响。该架构已在Xilinx SoC Zynq-7 Mini-ITX主板XC7Z100(xc7z100ffg900-2)上进行了综合和实现。我们已经使用不同的CTU大小配置,搜索区域大小和DMA突发大小评估了硬件IME设计,以确定相对于HEVC参考软件的最大速度增益。结果表明:(a)总体编码时间可减少588倍,这是DMA传输成为我们设计的瓶颈; (b)使用不同的CTU和搜索区域配置时,速率/失真性能没有明显变化; (c)编码延迟将在很大程度上取决于CTU的大小和搜索区域的大小。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号