首页> 外文会议>IEEE Asian Solid State Circuits Conference >A DC-46Gb/s 2:1 multiplexer and source-series terminated driver in 20nm CMOS technology
【24h】

A DC-46Gb/s 2:1 multiplexer and source-series terminated driver in 20nm CMOS technology

机译:采用20nm CMOS技术的DC-46Gb / s 2:1多路复用器和源系列端接驱动器

获取原文

摘要

We present a 46Gb/s 2:1 multiplexer and a source series terminated full rate driver for high speed chip-to-chip communications. The multiplexer and the driver are implemented using the pseudo-differential static CMOS circuit. Transmitter driver uses the push-pull structure to produce a VDD peak-to-peak differential voltage swing. The circuit uses no current mode logic gates or large on-chip passive devices aside from series-connected on-chip resistor and the T-coil used to minimize the return loss. We confirmed the total jitter of about 7ps at 46Gb/s and eye opening of 0.605UI up to 50 Gb/s on the test circuit fabricated in 20nm CMOS technology. Measured power consumption is 38.7mW at 46Gb/s (0.84pJ/b power efficiency).
机译:我们提出了一个46Gb / s 2:1多路复用器和一个源系列端接全速率驱动器,用于高速芯片间通信。多路复用器和驱动器是使用伪差分静态CMOS电路实现的。发送器驱动器使用推挽结构来产生VDD峰峰值差分电压摆幅。除了串联的片上电阻器和用于最小化回波损耗的T形线圈之外,该电路不使用任何电流模式逻辑门或大型片上无源器件。我们确认了在采用20nm CMOS技术制造的测试电路上,在46Gb / s时的总抖动约为7ps,在0.605UI时的眼图开度高达50 Gb / s。在46Gb / s(0.84pJ / b功率效率)下,测得的功耗为38.7mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号