首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >PAMS: Pattern Aware Memory System for embedded systems
【24h】

PAMS: Pattern Aware Memory System for embedded systems

机译:PAMS:用于嵌入式系统的模式识别存储系统

获取原文

摘要

In this paper, we propose a hardware mechanism for embedded multi-core memory system called Pattern Aware Memory System (PAMS). The PAMS supports static and dynamic data structures using descriptors and specialized memory and reduces area, cost, energy consumption and hit latency. When compared with a Baseline Memory System, the PAMS consumes between 3 and 9 times and 1.13 and 2.66 times less program memory for static and dynamic data structures respectively. The benchmarking applications (having static and dynamic data structures) results show that PAMS consumes 20% less hardware resources, 32% less on chip power and achieves a maximum speedup of 52× and 2.9× for static and dynamic data structures respectively. The results show that the PAMS multi-core system transfers data structures up to 4.65× faster than the MicroBlaze baseline system.
机译:在本文中,我们提出了一种称为模式感知内存系统(PAM)的嵌入式多核存储器系统的硬件机制。 PAMS支持使用描述符和专业内存的静态和动态数据结构,并降低区域,成本,能耗和命中等待时间。与基线存储器系统相比,PAM分别消耗3至9次,分别为静态和动态数据结构的节目存储器较少的3至9次。基准应用程序(具有静态和动态数据结构)结果表明,PAMS消耗了20%的硬件资源,芯片功率较少32%,分别实现了静态和动态数据结构的最大加速52×和2.9×。结果表明,PAM多核系统将数据结构转换为比MicroBlaze基线系统快4.65倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号