首页> 外文会议>Symposium on VLSI Circuits >A 4.68Gb/s belief propagation polar decoder with bit-splitting register file
【24h】

A 4.68Gb/s belief propagation polar decoder with bit-splitting register file

机译:具有位拆分寄存器文件的4.68Gb / s置信传播极性解码器

获取原文

摘要

A 1.48mm2 1024-bit belief propagation polar decoder is designed in 65nm CMOS. A unidirectional processing reduces the memory size to 45Kb, and simplifies the processing element. A double-column 1024-parallel architecture enables a 4.68Gb/s throughput. A bit-splitting latch-based register file accommodates logic in memory for an 85% density. The architecture and circuit techniques reduce the power to 478mW for an efficiency of 15.5pJ/b/iteration at 1.0V. At 475mV, the efficiency is improved to 3.6pJ/b/iteration for a throughput of 780Mb/s.
机译:在65nm CMOS中设计了一个1.48mm2 1024位置信传播极性解码器。单向处理将存储器大小减小到45Kb,并简化了处理元素。双列1024并行架构可实现4.68Gb / s的吞吐量。基于位分解的基于锁存器的寄存器文件在内存中容纳85%的逻辑。该架构和电路技术可将功率降至478mW,在1.0V电压下的效率为15.5pJ / b /迭代。在475mV时,对于780Mb / s的吞吐量,效率提高到3.6pJ / b /迭代。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号